IS61LPD102418A-200TQ中文资料
时间:2026-01-20
时间:2026-01-20
元器件交易网
IS61VPD51236A IS61VPD102418AIS61LPD51236A IS61LPD102418A512K x 36, 1024K x 18
18Mb SYNCHRONOUS PIPELINED,
DOUBLE CYCLE DESELECT STATIC RAM
ISSI
FEBRUARY 2006
®
FEATURES
Internal self-timed write cycle
Individual Byte Write Control and Global Write Clock controlled, registered address, data andcontrol Burst sequence control using MODE input Three chip enable option for simple depthexpansion and address pipelining Common data inputs and data outputs Auto Power-down during deselect Double cycle deselect
Snooze MODE for reduced-power standby JTAG Boundary Scan for PBGA package Power Supply
LPD: VDDDDQVPD: VDDDDQ JEDEC 100-Pin TQFP and 165-pin PBGApackage Lead-free available
DESCRIPTION
TheISSI IS61LPD/VPD51236A and IS61LPD/
VPD102418A are high-speed, low-power synchronous staticRAMs designed to provide burstable, high-performance memoryfor communication and networking applications. TheIS61LPD/VPD51236A is organized as 524,288 words by 36bits, and the IS61LPD/VPD102418A is organized as1,048,576 words by 18 bits. Fabricated with ISSI's ad-vanced CMOS technology, the device integrates a 2-bitburst counter, high-speed SRAM core, and high-drive capa-bility outputs into a single monolithic circuit. All synchro-nous inputs pass through registers controlled by a positive-edge-triggered single clock input.
Write cycles are internally self-timed and are initiated by therising edge of the clock input. Write cycles can be one to fourbytes wide as controlled by the write control inputs.Separate byte enables allow individual bytes to be written.The byte write operation is performed by using the bytewrite enable (BWE) input combined with one or moreindividual byte write signals (BWx). In addition, GlobalWrite (GW) is available for writing all bytes at one time,regardless of the byte write controls.
Bursts can be initiated with either ADSP (Address StatusProcessor) or ADSC (Address Status Cache Controller)input pins. Subsequent burst addresses can be generatedinternally and controlled by the ADV (burst addressadvance) input pin.
The mode pin is used to select the burst sequence order,Linear burst is achieved when this pin is tied LOW.Interleave burst is achieved when this pin is tied HIGH orleft floating.
FAST ACCESS TIME
SymboltKQtKC
Parameter
Clock Access TimeCycle TimeFrequency
2502.64250
2003.15200
UnitsnsnsMHz
Copyright © 2006 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no liabilityarising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on anypublished information and before placing orders for products.
Integrated Silicon Solution, Inc. — 1-800-379-4774
Rev.B02/03/06
1
…… 此处隐藏:872字,全部文档内容请下载后查看。喜欢就下载吧 ……上一篇:红薯育苗技术